Part Number Hot Search : 
SBL3030 206066B H1100 T310C1 ALD2303 MHW7292D MAX8575 01006
Product Description
Full Text Search
 

To Download W184 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 W184
Six Output Peak Reducing EMI Solution
Features
* Cypress PREMISTM family offering * Generates an EMI optimized clocking signal at the output * Selectable input to output frequency * Six 1.25%, 3.75%, or 0% down or center spread outputs * One non-Spread reference output * Integrated loop filter components * Operates with a 3.3 or 5V supply * Low power CMOS design * Available in 24-pin SSOP (Shrunk Small Outline Package) * Outputs may be selectively disabled Table 1. Modulation Width Selection SS% 0 1 W184 Output Fin Fout Fin - 1.25% Fin Fout Fin - 3.75% W184-5 Output Fin + 0.625% Fin - 0.625% Fin + 1.875% Fin -1.875%
Table 2. Frequency Range Selection FS2 0 0 1 FS1 0 1 0 1 Frequency Range 8 MHz FIN 10 MHz 10 MHz FIN 15 MHz 15 MHz FIN 18 MHz 18 MHz FIN 28 MHz
Key Specifications
Supply Voltages: ........................................... VDD = 3.3V5% or VDD = 5V10% Frequency Range: .............................. 8 MHz Fin 28 MHz Crystal Reference Range.................... 8 MHz Fin 28 MHz Cycle to Cycle Jitter: ........................................ 300 ps (max.) Selectable Spread Percentage: ....................1.25% or 3.75% Output Duty Cycle: ............................... 40/60% (worst case) Output Rise and Fall Time: .................................. 5 ns (max.)
1
Table 3. Output Enable EN1 0 0 1 1 EN2 0 1 0 1 Low Low Active Active CLK0:4 Low Active Low Active CLK5
Simplified Block Diagram
3.3 or 5.0V
Pin Configuration
SSOP
X1 XTAL Input
X2
W184
Spread Spectrum Outputs (EMI suppressed)
REFOUT FS2 X1 X2 GND SS% EN2 GND
1 2 3 4 5 6
24 23 22 21 20 19 18 17 16 15 14 13
SSON# RESET FS1 VDD VDD NC EN1 CLK5 VDD CLK4 GND CLK3
W184/W184-5
7
8 9
3.3 or 5.0V
CLK0 VDD CLK1 CLK2
Spread Spectrum Outputs (EMI suppressed)
10
11
12
Oscillator or Reference Input
W184
PREMIS is a trademark of Cypress Semiconductor Corporation.
Cypress Semiconductor Corporation
*
3901 North First Street
*
San Jose
*
CA 95134
* 408-943-2600 July 25, 2000, rev. *B
W184
Pin Definitions
Pin Name CLK0:5 CLKIN or X1 Pin No. 9, 11, 12, 13, 15, 17 3 Pin Type O I Pin Description Modulated Frequency Outputs: Frequency modulated copies of the unmodulated input clock (SSON# asserted). Crystal Connection or External Reference Frequency Input: This pin has dual functions. It may either be connected to an external crystal, or to an external reference clock. Crystal Connection: If using an external reference, this pin must be left unconnected. Modulation Width Selection: When Spread Spectrum feature is turned on, this pin is used to select the amount of variation and peak EMI reduction that is desired on the output signal. This pin has an internal pull-up resistors. Modulation Profile Restart: A rising edge on this input restarts the modulation pattern at the beginning of its defined path. This pin has an internal pull-down resistor. Non-Modulated Output: This pin provides a copy of the reference frequency. This output will not have the Spread Spectrum feature enabled regardless of the state of logic input SSON#. Output Enable Select Pins: These pins control the activity of specific output buffers. Set them to disable unused outputs using Table 3 as a guide. Spread Spectrum Control (Active LOW): Asserting this signal (active LOW) turns the internal modulation waveform on. This pin has an internal pull-down resistor. Frequency Selection Bit 1 and 2: These pins select the frequency of operation. Refer to Table 1. These pins have internal pull-up resistors. Power Connection: Connected to 3.3V or 5V power supply.
NC or X2 SS%
4 6
I I
Reset
23
I
REFOUT
14
O
EN1:2 SSON#
18, 7 24
I I
FS1:2 VDD
22, 2 10, 16, 20, 21
I P
2
W184
Overview
The W184 products are one series of devices in the Cypress PREMIS family. The PREMIS family incorporates the latest advances in PLL spread spectrum frequency synthesizer techniques. By frequency modulating the output with a lowfrequency carrier, peak EMI is greatly reduced. Use of this technology allows systems to pass increasingly difficult EMI testing without resorting to costly shielding or redesign. In a system, not only is EMI reduced in the various clock lines, but also in all signals which are synchronized to the clock. Therefore, the benefits of using this technology increase with the number of address and data lines in the system. The Simplified Block Diagram shows a simple implementation. times the reference frequency. (Note: For the W184 the output frequency is nominally equal to the input frequency.) The unique feature of the Spread Spectrum Frequency Timing Generator is that a modulating waveform is superimposed at the input to the VCO. This causes the VCO output to be slowly swept across a predetermined frequency band. Because the modulating frequency is typically 1000 times slower than the fundamental clock, the spread spectrum process has little impact on system performance. Frequency Selection With SSFTG In Spread Spectrum Frequency Timing Generation, EMI reduction depends on the shape, modulation percentage, and frequency of the modulating waveform. While the shape and frequency of the modulating waveform are fixed for a given frequency, the modulation percentage may be varied. Using frequency select bits (FS1:2 pins), the frequency range can be set. Spreading percentage may be selected to 1.25% or 3.75% (see Table 1). A larger spreading percentage improves EMI reduction. However, large spread percentages may either exceed system maximum frequency ratings or lower the average frequency to a point where performance is affected. For these reasons, spreading percentage options are provided.
Functional Description
The W184 uses a Phase-Locked Loop (PLL) to frequency modulate an input clock. The result is an output clock whose frequency is slowly swept over a narrow band near the input signal. The basic circuit topology is shown in Figure 1. The input reference signal is divided by Q and fed to the phase detector. A signal from the VCO is divided by P and fed back to the phase detector also. The PLL will force the frequency of the VCO output signal to change until the divided output signal and the divided reference signal match at the phase detector input. The output frequency is then equal to the ratio of P/Q
VDD Clock Input Freq. Divider Q Phase Detector Charge Pump
Reference Input
VCO
Post Dividers
CLKOUT (EMI suppressed)
Modulating Waveform Feedback Divider P
PLL
GND
Figure 1. Functional Block Diagram
3
W184
Spread Spectrum Frequency Timing Generation
The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in )LJXUH . As shown in )LJXUH , a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is: dB = 6.5 + 9*log10(P) + 9*log10(F) Where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured. The output clock is modulated with a waveform depicted in )LJXUH . This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin produces the maximum reduction in the amplitude of radiated electromagnetic emissions. )LJXUH details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices.
EMI Reduction
SSFTG
Typical Clock
Amplitude (dB)
Amplitude (dB)
Spread Spectrum Enabled
NonSpread
Spectrum
Frequency Span (MHz) Center Spread
Frequency Span (MHz) Down Spread
Figure 2. Clock Harmonic with and without SSCG Modulation Frequency Domain Representation
MAX.
FREQUENCY
10%
20%
30%
40%
50%
60%
70%
80%
90%
100%
10%
20%
30%
40%
50%
60%
70%
80%
90%
MIN.
Figure 3. Typical Modulation Profile
4
100%
W184
Absolute Maximum Ratings
Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions
.
above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. Rating -0.5 to +7.0 -65 to +150 -55 to +125 0 to +70 0.5 Unit V C C C W
Parameter VDD, VIN TSTG TB TA PD
Description Voltage on any pin with respect to GND Storage Temperature Ambient Temperature under Bias Operating Temperature Power Dissipation
DC Electrical Characteristics: 0C < TA < 70C, VDD = 3.3V 5%
Parameter IDD tON VIL VIH VOL VOH IIL IIH IOL IOH CI CI RP ZOUT Description Supply Current Power Up Time Input Low Voltage Input High Voltage Output Low Voltage Output High Voltage Input Low Current Input High Current Output Low Current Output High Current Input Capacitance Input Capacitance Input Pull-Up Resistor Clock Output Impedance Note 1 Note 1 @ 0.4V, VDD = 3.3V @ 2.4V, VDD = 3.3V All pins except CLKIN CLKIN pin only 6 500 25 15 15 7 10 2.4 -50 50 2.4 0.4 First locked clock cycle after Power Good Test Condition Min. Typ. 18 Max. 32 5 0.8 Unit mA ms V V V V A A mA mA pF pF k
Note: 1. Inputs FS1:2, SS% have a pull-up resistor; Input SSON# has a pull-down resistor.
5
W184
DC Electrical Characteristics: 0C < TA < 70C, VDD = 5V 10%
Parameter IDD tON VIL VIH VOL VOH IIL IIH IOL IOH CI CI RP ZOUT Description Supply Current Power Up Time Input Low Voltage Input High Voltage Output Low Voltage Output High Voltage Input Low Current Input High Current Output Low Current Output High Current Input Capacitance Input Capacitance Input Pull-Up Resistor Clock Output Impedance Note 2 Note 2 @ 0.4V, VDD = 5V @ 2.4V, VDD = 5V All pins except CLKIN CLKIN pin only 6 500 25 24 24 7 10 2.4 -50 50 0.7VDD 0.4 First locked clock cycle after Power Good Test Condition Min. Typ. 30 Max. 50 5 0.15VDD Unit mA ms V V V V A A mA mA pF pF k
AC Electrical Characteristics: TA = 0C to +70C, VDD = 3.3V 5% or 5V10%
Symbol fIN fOUT tR tF tOD tID tJCYC EMIRED Parameter Input Frequency Output Frequency Output Rise Time Output Fall Time Output Duty Cycle Input Duty Cycle Jitter, Cycle-to-Cycle Harmonic Reduction fout = 40 MHz, third harmonic measured, reference board, 15-pF load 8 Test Condition Input Clock Spread Off VDD, 15-pF load 0.8V-2.4V VDD, 15-pF load 2.4V-0.8V 15-pF load 40 40 250 Min. 8 8 2 2 Typ. Max. 28 28 5 5 60 60 300 Unit MHz MHz ns ns % % ps dB
tSK
Output to Output Skew
200
ps
Note: 2. Inputs FS1:2 have a pull-up resistor; Input SSON# has a pull-down resistor.
6
W184
Application Information
Recommended Circuit Configuration For optimum performance in system applications the power supply decoupling scheme shown in Figure 4 should be used. VDD decoupling is important to both reduce phase jitter and EMI radiation. The 0.1-F decoupling capacitor should be placed as close to the VDD pin as possible, otherwise the increased trace inductance will negate its decoupling capability. The 10-F decoupling capacitor shown should be a tantalum type. For further EMI protection, the VDD connection can be made via a ferrite bead, as shown.
Clock Output
R1
1
Logic Input Reference Input
24 23 22 21 20 19 18 17 16 15 14 13 W184
Logic Input Logic Input Logic Input C1 0.1 F
2 3 4 5 6 7 8 9 10 11 12
XTAL connection or NC Logic Input Logic Input Clock Output Clock Output Clock Output R1 R1 R1
NC Logic Input R1 R1 Clock Output R1 Clock Output Clock Output
C1 0.1 F C1 0.1 F
C1 0.1 F 3.3 or 5V System Supply
FB
C2 10-F Tantalum
Figure 4. Recommended Circuit Configuration
Ordering Information
Ordering Code W184 W184-5 Document #: 38-00797-B Package Name H Package Type 24-Pin SSOP (209-mil)
7
W184
Package Diagram
24-Pin Shrink Small Outline Package (SSOP, 209 mils)
(c) Cypress Semiconductor Corporation, 2000. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.


▲Up To Search▲   

 
Price & Availability of W184

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X